

Click here to ask an associate for production status of specific part numbers.

### MAX22500E/MAX22501E

# 100Mbps Half-Duplex RS-485/RS-422 Transceivers for Long Cables

## **General Description**

The MAX22500E/MAX22501E half-duplex ESD-protected RS-485/RS-422 transceivers are optimized for high-speed (up to 100Mbps) communication over long cables. These transceivers feature integrated hot-swap protection and a fail-safe receiver, ensuring a logic-high on the receiver output when input signals are shorted or open for longer than 10µs (typ).

The MAX22500E features integrated preemphasis circuitry that extends the distance and increases the data rate of reliable communication by reducing inter-symbol interference (ISI) caused by long cables. The MAX22500E features a flexible logic interface down to 1.6V.

The MAX22501E operates without preemphasis and is powered from a 3V to 5.5V supply.

The MAX22500E is available in a 10-pin TDFN-EP package. The MAX22501E is available in a 8-pin TDFN-EP package and an 8-pin  $\mu$ MAX package. Both transceivers operate over the -40°C to +125°C ambient temperature range.

## **Applications**

- Motion Control
- Encoder Interfaces
- Field Bus Networks
- Industrial Control Systems
- Backplane Busses

#### **Benefits and Features**

- High-Speed Operation Over Long Distances
  - Up to 100Mbps Data Rate
  - Integrated Preemphasis Extends Cable Length (MAX22500E)
  - · High Receiver Sensitivity
  - · Wide Receiver Bandwidth
  - · Symmetrical Receiver Thresholds
- Integrated Protection Increases Robustness
  - -15V to +15V Common Mode Range
  - ±15kV ESD Protection (Human Body Model)
  - ±7kV IEC 61000-4-2 Air-Gap ESD Protection
  - ±6kV IEC 61000-4-2 Contact Discharge ESD Protection
  - Withstands up to ±4kV EFT
  - · Driver Outputs are Short-Circuit Protected
- Flexibility for Many Different Applications
  - 3V to 5.5V Supply Range
  - Low Voltage Logic Supply Down to 1.6V (MAX22500E)
  - Low 5µA (max) Shutdown Current
  - Available in 8-pin or 10-pin TDFN Package and an 8-pin µMAX Package
  - -40°C to +125°C Operating Temperature Range

## Simplified Block Diagram



μMAX is a registered trademark of Maxim Integrated Products, Inc.

# 100Mbps Half-Duplex RS-485/RS-422 Transceivers for Long Cables

# **Absolute Maximum Ratings**

| <u>V</u> <sub>C</sub> C0.3V to +6V                                        | Continuous Power Dissipation (T <sub>A</sub> = +70°C) (10-Pin TDFN             |
|---------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| RE, DE, DI, V <sub>L</sub> 0.3V to +6V                                    | (derate 24.4mW/°C above +70°C) )1951mW                                         |
| RO (MAX22500E only)0.3V to (V <sub>L</sub> + 0.3V)                        | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) (8-pin $\mu$ MAX)(derate |
| RO (MAX22501E only)0.3V to (V <sub>CC</sub> + 0.3V)                       | at 4.8mW°C above +70°C)387.8mW                                                 |
| PSET0.3V to (V <sub>CC</sub> +0.3V)                                       | Operating Temperature Range40°C to +125°C                                      |
| A, B15V to +15V                                                           | Junction Temperature+150°C                                                     |
| Short-Circuit Duration (RO, A, B) to GND                                  | Storage Temperature Range65°C to +150°C                                        |
| Continuous Power Dissipation (T <sub>A</sub> = +70°C) (8-Pin TDFN (derate | Lead Temperature (Soldering 10sec)+300°C                                       |
| 24.4mW/°C above +70°C) )                                                  | Reflow Temperature+270°C                                                       |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

### TDFN8

| Package Code                                                | T833-2         |  |  |  |  |
|-------------------------------------------------------------|----------------|--|--|--|--|
| Outline Number                                              | <u>21-0137</u> |  |  |  |  |
| Land Pattern Number                                         | 90-0059        |  |  |  |  |
| THERMAL RESISTANCE, SINGLE-LAYER BOARD                      | ·              |  |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                      | 54°C/W         |  |  |  |  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )       | 8°C/W          |  |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD                        |                |  |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                      | 41°C/W         |  |  |  |  |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ) 8°C/W |                |  |  |  |  |

### TDFN10

| Package Code                                           | T1033-2        |  |  |  |  |
|--------------------------------------------------------|----------------|--|--|--|--|
| Outline Number                                         | <u>21-0137</u> |  |  |  |  |
| Land Pattern Number                                    | <u>90-0061</u> |  |  |  |  |
| THERMAL RESISTANCE, SINGLE-LAYER BOARD                 |                |  |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 54°C/W         |  |  |  |  |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 9°C/W          |  |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD                   |                |  |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 41°C/W         |  |  |  |  |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 9°C/W          |  |  |  |  |

# 100Mbps Half-Duplex RS-485/RS-422 Transceivers for Long Cables

## 8-pin µMAX

| Package Code                                           | U8+1           |  |  |  |  |
|--------------------------------------------------------|----------------|--|--|--|--|
| Outline Number                                         | <u>21-0136</u> |  |  |  |  |
| Land Pattern Number                                    | 90-0092        |  |  |  |  |
| THERMAL RESISTANCE, SINGLE-LAYER BOARD                 |                |  |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 221°C/W        |  |  |  |  |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 42°C/W         |  |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD                   |                |  |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> ) 206°C/W         |                |  |  |  |  |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 42°C/W         |  |  |  |  |

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{CC} = 3V \text{ to } 5.5V, V_L = 1.6V \text{ to } V_{CC} \text{ (MAX22500E only)}, V_L \leq V_{CC}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.)}$ 

| PARAMETER                                          | SYMBOL            | CONDITIONS                                                        |                       | MIN  | TYP                | MAX             | UNITS |
|----------------------------------------------------|-------------------|-------------------------------------------------------------------|-----------------------|------|--------------------|-----------------|-------|
| POWER                                              |                   |                                                                   |                       |      |                    |                 |       |
|                                                    |                   | MAX22500E                                                         | Preemphasis disabled  | 3.0  |                    | 5.5             |       |
| Supply Voltage                                     | $V_{CC}$          | WIAXZZSOUE                                                        | Preemphasis enabled   | 4.5  | 5                  | 5.5             | V     |
|                                                    |                   | MAX22501E                                                         |                       | 3.0  |                    | 5.5             |       |
| Supply Current                                     | la a              | DE = high,                                                        | MAX22500E             |      | 12.7               | 16.5            | - mA  |
| Supply Current                                     | Icc               | RE= low, no load                                                  | MAX22501E             |      | 4                  | 5.6             | IIIA  |
| Shutdown Supply<br>Current                         | I <sub>SHDN</sub> | DE = low, RE= high                                                | DE = low, RE= high    |      |                    | 5               | μA    |
| Logic Supply Voltage                               | VL                | MAX22500E only                                                    |                       | 1.6  |                    | V <sub>CC</sub> | V     |
| Logic Supply Current                               | ΙL                | MAX22500E only, no                                                | o load on RO          |      | 16.4               | 23              | μA    |
| DRIVER                                             |                   |                                                                   |                       |      |                    |                 |       |
| Differential Driver                                | V                 | Figure 1, Figure 2                                                | $R_L = 54\Omega$      | 1.5  |                    |                 | V     |
| Output                                             | $V_{OD}$          | <u>Figure 1, Figure 2</u>                                         | R <sub>L</sub> = 100Ω | 2.0  |                    |                 | \ \ \ |
|                                                    |                   | MAX22500E only,                                                   | R <sub>L</sub> = 54Ω  | 1.33 | 1.37               | 1.41            |       |
| Differential Driver<br>Preemphasis Ratio           | D <sub>PRE</sub>  | preemphasis<br>enabled,<br>$4.5V \le V_{CC} \le 5.5V$<br>(Note 3) | R <sub>L</sub> = 100Ω | 1.33 | 1.37               | 1.41            | V/V   |
| Change in Magnitude of Differential Output Voltage | ΔV <sub>OD</sub>  | $R_L$ = 54Ω, Figure 1 (Note 4)                                    |                       |      |                    | 0.2             | V     |
| Driver Common-Mode<br>Output Voltage               | V <sub>OC</sub>   | $R_L$ = 54Ω, Normal m<br>preemphasis, Figure                      |                       |      | V <sub>CC</sub> /2 | 3               | V     |

## **Electrical Characteristics (continued)**

 $(V_{CC} = 3V \text{ to } 5.5V, V_{L} = 1.6V \text{ to } V_{CC} \text{ (MAX22500E only)}, V_{L} \leq V_{CC}, T_{A} = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.)} \text{ (Note 1, Note 2)}$ 

| PARAMETER                                  | SYMBOL                                           | COND                                                             | ITIONS                                      | MIN                      | TYP | MAX                      | UNITS |
|--------------------------------------------|--------------------------------------------------|------------------------------------------------------------------|---------------------------------------------|--------------------------|-----|--------------------------|-------|
| Change In Magnitude of Common-Mode Voltage | ΔV <sub>OC</sub>                                 | $R_L = 100\Omega$ or $54\Omega$ , Figure 1 (Note 4)              |                                             |                          |     | 0.2                      | V     |
| Single-Ended Driver<br>Output High         | V <sub>OH</sub>                                  | A or B output, I <sub>OUT</sub> =                                | = -20mA                                     | 2.2                      |     |                          | V     |
| Single-Ended Driver<br>Output Low          | V <sub>OL</sub>                                  | A or B output, I <sub>OUT</sub> =                                | = +20mA                                     |                          |     | 0.8                      | V     |
| Differential Output<br>Capacitance         | C <sub>OD</sub>                                  | $DE = \overline{RE} = high, f = 4$                               | MHz                                         |                          | 50  |                          | pF    |
| Driver Short-Circuit<br>Output Current     | l <sub>OST</sub>                                 | -15V ≤ V <sub>OUT</sub> ≤ +15V                                   | ,                                           |                          |     | 250                      | mA    |
| RECEIVER                                   |                                                  |                                                                  |                                             |                          |     |                          |       |
|                                            |                                                  | DE = GND, V <sub>CC</sub> =                                      | V <sub>IN</sub> = +12V                      |                          |     | +1350                    |       |
| Input Current (A and B)                    | I <sub>A,B</sub>                                 | GND, +3.6V or<br>5.5V                                            | V <sub>IN</sub> = -7V                       | -1100                    |     |                          | μA    |
| Differential Input<br>Capacitance          | $C_{A,B}$                                        | Between A and B, D                                               | E = GND, f = 2MHz                           |                          | 50  |                          | pF    |
| Common Mode Voltage<br>Range               | $V_{CM}$                                         |                                                                  |                                             | -15                      |     | +15                      | V     |
| Receiver Differential<br>Threshold High    | V <sub>TH_H</sub>                                | -15V ≤ V <sub>CM</sub> ≤ +15V                                    | -15V ≤ V <sub>CM</sub> ≤ +15V               |                          |     | +200                     | mV    |
| Receiver Differential<br>Threshold Low     | V <sub>TH_L</sub>                                | -15V ≤ V <sub>CM</sub> ≤ +15V                                    |                                             | -200                     |     | -50                      | mV    |
| Receiver Input<br>Hysteresis               | ΔV <sub>TH</sub>                                 | $V_{CM}$ = 0V, time from last transition is less than $t_{D}$ FS |                                             |                          | 250 |                          | mV    |
| Differential Input Fail-<br>Safe Level     | V <sub>TH_FS</sub>                               | -15V ≤ V <sub>CM</sub> ≤ +15V                                    |                                             | -50                      |     | +50                      | mV    |
| LOGIC INTERFACE (RE,                       | RO, DE, DI)                                      |                                                                  |                                             | •                        |     |                          |       |
|                                            |                                                  |                                                                  | MAX22500E                                   | 2/3 x V <sub>L</sub>     |     |                          |       |
| Input Voltage High                         | V <sub>IH</sub>                                  | DE, DI, RE                                                       | MAX22501E,<br>3V ≤ V <sub>CC</sub> ≤ 5.5V   | 2/3 x<br>V <sub>CC</sub> |     |                          | V     |
|                                            |                                                  |                                                                  | MAX22501E,<br>V <sub>CC</sub> = 5.25V       | 2.85                     |     |                          | 1     |
|                                            |                                                  |                                                                  | MAX22500E                                   |                          |     | 1/3 x V <sub>L</sub>     |       |
| Input Voltage Low                          | $V_{IL}$                                         | DE, DI, RE                                                       | MAX22501E                                   |                          |     | 1/3 x<br>V <sub>CC</sub> | V     |
| Input Current                              | I <sub>IN</sub>                                  | DI and DE, RE (after first transition)                           |                                             | -2                       |     | +2                       | μA    |
| Input Impedance on First Transition        | R <sub>IN_FT</sub>                               | DE, RE                                                           |                                             |                          |     | 10                       | kΩ    |
| RO Output High Voltage                     | out High Voltage $V_{OH}$ $\overline{RE} = GND,$ | $(V_A - V_B) > 200 \text{mV},$                                   | MAX22500E                                   | V <sub>L</sub> - 0.4     |     |                          | - V   |
|                                            |                                                  | $(V_A - V_B) > 200 \text{mV},$<br>$I_{OUT} = -1 \text{mA}$       | MAX22501E                                   | V <sub>CC</sub> - 0.4    |     |                          |       |
| RO Output Low Voltage                      | $V_{OL}$                                         | $\overline{RE}$ = GND, ( $V_A - V_E$ +1mA                        | <sub>B</sub> ) < -200mV, I <sub>OUT</sub> = |                          |     | 0.4                      | V     |

## **Electrical Characteristics (continued)**

 $(V_{CC} = 3V \text{ to } 5.5V, V_L = 1.6V \text{ to } V_{CC} \text{ (MAX22500E only)}, V_L \leq V_{CC}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.)} \\ (\underline{Note~1}, \underline{Note~2})$ 

| PARAMETER                                 | SYMBOL              | CONDITIONS                                      | MIN | TYP  | MAX | UNITS |  |
|-------------------------------------------|---------------------|-------------------------------------------------|-----|------|-----|-------|--|
| Three-State Output<br>Current at Receiver | l <sub>OZR</sub>    | RE= high, 0 ≤ V <sub>RO</sub> ≤ V <sub>CC</sub> | -1  |      | +1  | μA    |  |
| PROTECTION                                |                     |                                                 |     |      |     |       |  |
| Thermal Shutdown<br>Threshold             | T <sub>SH</sub>     | Temperature rising                              |     | +160 |     | °C    |  |
| Thermal Shutdown<br>Hysteresis            | T <sub>SH_HYS</sub> |                                                 |     | 10   |     | °C    |  |
|                                           |                     | Human Body Model                                |     | ±15  |     |       |  |
| ESD Protection (A and B Pins)             |                     | IEC61000-4-2 Air Gap Discharge to GND           |     | ±7   |     | kV    |  |
| D T IIIO)                                 |                     | IEC61000-4-2 Contact Discharge to GND           |     | ±6   |     |       |  |
| ESD Protection (All Other Pins)           |                     | Human Body Model                                |     | ±2   |     | kV    |  |

## **Electrical Characteristics—Switching**

 $(V_{CC} = 3V \text{ to } 5.5V, V_L = 1.6V \text{ to } V_{CC} \text{ (MAX22500E only)}, V_L \leq V_{CC}, TA = T_{MIN} \text{ to } T_{MAX}, unless otherwise noted (Notes 1, 2))}$ 

| PARAMETER                                           | SYMBOL                                                                                       | COND                                        | MIN                                                                      | TYP | MAX | UNITS |      |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------|-----|-----|-------|------|
| DRIVER (Note 5)                                     |                                                                                              |                                             |                                                                          |     |     |       | 1    |
| Driver Propagation                                  | t <sub>DPLH</sub>                                                                            | $R_L = 54\Omega$ , $CL = 50pl$              | F, <u>Figure 3</u> , <u>Figure 4</u>                                     |     | 7   | 20    | ne   |
| Delay                                               | t <sub>DPHL</sub>                                                                            | $R_L = 54\Omega$ , $CL = 50pl$              | F, Figure 3, Figure 4                                                    |     | 7   | 20    | ns   |
|                                                     |                                                                                              |                                             | MAX22501E                                                                |     |     | 1.2   |      |
| Differential Driver<br>Output Skew                  | $  t_{DPLH} - t_{DPHL} , R_{L} = 54\Omega, $ $t_{DSKEW}                                    $ | = $54\Omega$ ,                              | MAX22500E,<br>V <sub>L</sub> = V <sub>CC</sub> ,<br>V <sub>CC</sub> ≥ 3V |     |     | 1.2   | ns   |
|                                                     |                                                                                              | (Note 6)                                    | MAX22500E,<br>V <sub>L</sub> ≠ V <sub>CC</sub>                           |     |     | 1.6   |      |
| Driver Differential<br>Output Rise and Fall<br>Time | t <sub>HL</sub> , t <sub>LH</sub>                                                            | $R_L = 54\Omega, C_L = 50pH$ (Note 6)       |                                                                          | 1.6 | 3   | ns    |      |
| Data Rate                                           | DR                                                                                           |                                             |                                                                          |     |     | 100   | Mbps |
| Driver Enable to Output<br>High                     | t <sub>DZH</sub>                                                                             | $R_L = 500\Omega$ , $CL = 50$               | oF, <u>Figure 5</u> , <u>Figure 6</u>                                    |     | 15  | 30    | ns   |
| Driver Enable to Output<br>Low                      | t <sub>DZL</sub>                                                                             | R <sub>L</sub> = 500Ω, C <sub>L</sub> = 50μ | F, Figure 5, Figure 6                                                    |     | 15  | 30    | ns   |
| Driver Disable Time from High                       | t <sub>DHZ</sub>                                                                             | $R_L = 500\Omega, C_L = 50\mu$              | F, Figure 5, Figure 6                                                    |     | 23  | 30    | ns   |
| Driver Disable Time from Low                        | t <sub>DLZ</sub>                                                                             | R <sub>L</sub> = 500Ω, C <sub>L</sub> = 50μ | F, Figure 5, Figure 6                                                    |     | 23  | 30    | ns   |
| Driver Enable from<br>Shutdown to Output<br>High    | t <sub>DZH(SHDN)</sub>                                                                       | $R_L = 1k\Omega$ , $C_L = 15pF$             |                                                                          | 52  | 100 | μs    |      |
| Driver Enable from<br>Shutdown to Output Low        | t <sub>DZL(SHDN)</sub>                                                                       | $R_L = 1k\Omega$ , $C_L = 15pF$             |                                                                          | 52  | 100 | μs    |      |
| Time to Shutdown                                    | t <sub>SHDN</sub>                                                                            | (Notes 7, 8)                                |                                                                          | 50  | 140 | 800   | ns   |

# 100Mbps Half-Duplex RS-485/RS-422 Transceivers for Long Cables

## **Electrical Characteristics—Switching (continued)**

 $(V_{CC} = 3V \text{ to } 5.5V, V_L = 1.6V \text{ to } V_{CC} \text{ (MAX22500E only)}, V_L \le V_{CC}, TA = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted (Notes 1, 2))}$ 

| PARAMETER                                          | SYMBOL                               | COND                                                                                           | ITIONS                    | MIN | TYP | MAX | UNITS |
|----------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------|---------------------------|-----|-----|-----|-------|
| Driver Preemphasis                                 | <b>+</b>                             | MAX22500E only,<br>$4.5V \le V_{CC} \le 5.5V$ ,                                                | R <sub>PSET</sub> = 4kΩ   | 10  | 13  | 16  | ns    |
| Interval                                           | t <sub>PRE</sub>                     | $R_L = 100\Omega$ , Figure 2                                                                   | R <sub>PSET</sub> = 400kΩ | 0.8 | 1   | 1.2 | μs    |
| RECEIVER (Note 5)                                  |                                      |                                                                                                |                           |     |     |     |       |
| Delay to Fail-Safe<br>Operation                    | t <sub>D_FS</sub>                    |                                                                                                |                           |     | 10  |     | μs    |
| Receiver Propagation Delay                         | t <sub>RPLH</sub> ,t <sub>RPHL</sub> | C <sub>L</sub> = 15pF, <u>Figure 7</u> ,                                                       | Figure 8                  |     | 17  | 20  | ns    |
| Receiver Output Skew                               | t <sub>RSKEW</sub>                   | t <sub>RPHL</sub> - t <sub>RPLH</sub>  , C <sub>L</sub> = 15pF,<br>Figure 7, Figure 8 (Note 6) |                           |     |     | 2.5 | ns    |
| Data Rate                                          | DR                                   |                                                                                                |                           |     |     | 100 | Mbps  |
| Receiver Enable to<br>Output High                  | t <sub>RZH</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$                                                                | , Figure 9                |     | 19  | 30  | ns    |
| Receiver Enable to<br>Output Low                   | t <sub>RZL</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$                                                                | , <u>Figure 9</u>         |     | 19  | 30  | ns    |
| Receiver Disable Time from High                    | t <sub>RHZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$                                                                | , Figure 9                |     | 12  | 30  | ns    |
| Receiver Disable Time from Low                     | t <sub>RLZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$                                                                | , <u>Figure 9</u>         |     | 12  | 30  | ns    |
| Receiver Enable from<br>Shutdown to Output<br>High | t <sub>RZH(SHDN)</sub>               | $R_L = 1k\Omega$ , $C_L = 15pF$ , Figure 9                                                     |                           |     | 52  | 100 | μs    |
| Receiver Enable from Shutdown to Output Low        | <sup>t</sup> RZL(SHDN)               | $R_L = 1k\Omega$ , $C_L = 15pF$ , Figure 9                                                     |                           |     | 52  | 100 | μs    |
| Time to Shutdown                                   | t <sub>SHDN</sub>                    | (Notes 7, 8)                                                                                   |                           | 50  | 140 | 800 | ns    |

- Note 1: All devices are 100% production tested at T<sub>A</sub> = +25°C. Specifications for all temperature limits are guaranteed by design.
- Note 2: All currents into the device are positive; all currents out of the device are negative. All voltages are referenced to device ground, unless otherwise noted.
- Note 3:  $V_{ODP}$  is the differential voltage between A and B during the preemphasis interval on the MAX22500E, and is the differential voltage when preemphasis is disabled.  $V_{ODP} = D_{PRE} \times V_{OD}$ .
- **Note 4:**  $\Delta V_{OD}$  and  $\Delta V_{OC}$  are the changes in  $V_{OD}$  and  $V_{OC}$ , respectively, when the DI input changes state.
- Note 5: Capacitive load includes test probe and fixture capacitance.
- Note 6: Not production tested. Guaranteed by design.
- Note 7: Shutdown is enabled by driving  $\overline{\text{RE}}$  high and DE low. The device is guaranteed to have entered shutdown after  $t_{SHDN}$  has elapsed.
- **Note 8:** The timing parameter refers to the driver or receiver enable delay, when the device has exited the initial hot-swap protect state and is in normal operating mode.



Figure 1. Driver DC Test Load



Figure 2. Driver Preemphasis Timing



Figure 3. Driver Timing Test Circuit



Figure 4. Driver Propagation Delays



Figure 5. Driver Enable and Disable Times (t<sub>DZH</sub>, t<sub>DHZ</sub>)



Figure 6. Driver Enable and Disable Times (t<sub>DZL</sub>, t<sub>DLZ</sub>)



Figure 7. Receiver Propagation Delay Test Circuit



Figure 8. Receiver Propagation Delays



Figure 9. Receiver Enable and Disable Times

## **Typical Operating Characteristics**

 $(V_{CC} = 5V, V_L = V_{CC} (MAX22500E only), 60\Omega termination between A and B, T_A = 25°C, unless otherwise noted.)$ 



















## **Typical Operating Characteristics (continued)**

 $(V_{CC} = 5V, V_L = V_{CC} (MAX22500E only), 60\Omega termination between A and B, T_A = 25°C, unless otherwise noted.)$ 











# **Pin Configurations**

## **MAX22500E TDFN-EP**



### **MAX22501E TDFN-EP**



## MAX22501E µMAX



# **Pin Description**

| PIN                  |                      |                   |                 |                                                                                                                                                                                                                                                                                       |  |
|----------------------|----------------------|-------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MAX22500E<br>TDFN-EP | MAX22501E<br>TDFN-EP | MAX22501E<br>μMAX | NAME            | FUNCTION                                                                                                                                                                                                                                                                              |  |
| 1                    | _                    | _                 | VL              | Logic Supply Input. $V_L$ defines the interface logic levels on DE, DI and RO. Apply a voltage between 1.6V to 5.5V to $V_L$ . Bypass $V_L$ to ground with a $0.1\mu F$ capacitor as close to the device as possible.                                                                 |  |
| 2                    | 1                    | 1                 | RO              | Receiver Output. See the Receiving Function Table for more information.                                                                                                                                                                                                               |  |
| 3                    | 3                    | 3                 | DE              | Driver Output Enable. Force DE high to enable driver. Pull DE low to three-state the driver output.                                                                                                                                                                                   |  |
| 4                    | 2                    | 2                 | RE              | Receiver Enable. Pull $\overline{RE}$ high to disable and the receiver and tristate RO. The device is in low-power shutdown when $\overline{RE}$ = high and DE = low.                                                                                                                 |  |
| 5                    | 4                    | 4                 | DI              | Driver Input. See the Transmitting Function Table for more information.                                                                                                                                                                                                               |  |
| 6                    | _                    | _                 | PSET            | Preemphasis Select Control Input. Connect a resistor from PSET to GND to select the preemphasis duration. See the <i>Layout Recommendations</i> in the <i>Applications Information</i> section for more information. To disable preemphasis, connect PSET to GND or V <sub>CC</sub> . |  |
| 7                    | 5                    | 5                 | GND             | Ground                                                                                                                                                                                                                                                                                |  |
| 8                    | 6                    | 6                 | Α               | Noninverting Receiver Input/Driver Output                                                                                                                                                                                                                                             |  |
| 9                    | 7                    | 7                 | В               | Inverting Receiver Input/Driver Output                                                                                                                                                                                                                                                |  |
| 10                   | 8                    | 8                 | V <sub>CC</sub> | Supply Input. Bypass $V_{CC}$ to ground with a 0.1 $\mu$ F ceramic capacitor as close to the device as possible.                                                                                                                                                                      |  |
| EP                   | EP                   | _                 | _               | Exposed Pad. Connect to ground.                                                                                                                                                                                                                                                       |  |

# **Functional Diagrams**

## **Half-Duplex**



**Table 1. Transmitting Function Table** 

| INPUTS |          |   | OUTPUTS                              |   |  |  |
|--------|----------|---|--------------------------------------|---|--|--|
| RE     | RE DE DI |   | Α                                    | В |  |  |
| Х      | 1        | 1 | 1                                    | 0 |  |  |
| Х      | 1        | 0 | 0                                    | 1 |  |  |
| 0      | 0        | Х | High Impedance High Impedance        |   |  |  |
| 1      | 0        | Х | Shutdown. A and B are high impedance |   |  |  |

X = Don't care

# **Table 2. Receiving Function Table**

|    |    | INPUTS                                               |                               | OUTPUTS                                          |
|----|----|------------------------------------------------------|-------------------------------|--------------------------------------------------|
| RE | DE | (V <sub>A</sub> - V <sub>B</sub> )                   | Time from Last A-B Transition | RO                                               |
| 0  | Х  | ≥ +200mV                                             | Always                        | 1                                                |
| 0  | х  | -200mV < (V <sub>A</sub> - V <sub>B</sub> ) < +200mV | < t <sub>D_FS</sub>           | Indeterminate<br>RO is latched to previous value |
| 0  | Х  | $-50 \text{mV} < (V_{A} - V_{B}) < +50 \text{mV}$    | > t <sub>D_FS</sub>           | 1                                                |
| 0  | Х  | ≤ -200mV                                             | Always                        | 0                                                |
| 0  | 0  | Open/Shorted                                         | > t <sub>D_FS</sub>           | 1                                                |
| 1  | 1  | Х                                                    | X                             | High Impedance                                   |
| 1  | 0  | X                                                    | X                             | Shutdown. RO is high impedance                   |

X = Don't care

# 100Mbps Half-Duplex RS-485/RS-422 Transceivers for Long Cables

### **Detailed Description**

The MAX22500E/MAX22501E ESD-protected RS-485/RS-422 transceivers are optimized for high-speed, half-duplex communications over long cables. Both transceivers feature integrated hot-swap functionality to eliminate false transitions on the driver during power-up or during a hot-plug event. These transceivers also feature fail-safe receiver inputs, guaranteeing a logic-high on the receiver output when inputs are shorted or open for longer than 10µs (typ).

### **Receiver Threshold Voltages**

The MAX22500E and MAX22501E receivers feature large threshold hysteresis of 250mV (typ) for increased differential noise rejection. Additionally, the receivers feature symmetrical threshold voltages. Symmetric thresholds have the advantage that recovered data at the RO output does not have duty cycle distortion. Typically, fail-safe receivers, which have unipolar (non-symmetric) thresholds, show some duty cycle distortion at high signal attenuation due to long cable lengths.

## Preemphasis (MAX22500E only)

The MAX22500E features integrated driver preemphasis circuitry, which strongly improves signal integrity at high data rates over long distances by reducing inter-symbol interference (ISI) caused by long cables. Preemphasis is set by connecting a resistor (RPSFT) between PSET and ground. Long cables attenuate the high-frequency content of transmitted signals due to the cable's limited bandwidth. This causes signal/pulse distortion at the receiving end, resulting in ISI, ISI causes litter in data and clock recovery circuits, ISI can be visualized by considering the following cases: If a series of ones (1's) is transmitted, followed by a zero (0), the transmission-line voltage has risen to a high value by the end of the string of ones. It takes longer for the signal to move toward the '0' state because the starting voltage on the line is so far from the zero crossing. Similarly, if a data pattern has a string of zeros followed by a one and then another zero, the one-to-zero transition starts from a voltage that is much closer to the zero-crossing (VA - VB = 0) and it takes much less time for the signal to reach the zero crossing. Preemphasis reduces ISI by boosting the differential signal amplitude at every transition edge, counteracting the high frequency attenuation of the cable. When the DI input changes from a logic-low to a logic-high, the differential output  $(V_A - V_B)$  is driven high to  $V_{ODP}$ . At the end of the preemphasis interval, the differential voltage returns to a lower level  $(V_{OD})$ . The preemphasis differential high voltage  $(V_{ODP})$  is typically 1.37 the V<sub>OD</sub> voltage. If DI switches back to a logic-low state before the preemphasis interval ends, the differential output switches directly from the 'strong' VODP high to a 'strong' low (-VODP). Driver behavior is similar when the DI input changes from a logic-high to a logic-low. When this occurs, the differential output is pulled low to -VODP until the end of the preemphasis interval, at which point  $V_A - V_B = -V_{ODP}$ .

#### **Setting the Preemphasis Interval**

Connect a resistor (R<sub>PSET</sub>) between PSET and GND to set the preemphasis time interval on the MAX22500E. An optimum preemphasis interval ranges from 1 to 1.5 unit intervals (bit time). Use the following equation to calculate the resistance needed on PSET to achieve a 1.2 preemphasis interval:

$$R_{PSET} = 400x10^9 / DR$$

where DR is the data rate and 1Mbps  $\leq$  DR  $\leq$  100Mbps. Preemphasis only minimally degrades the jitter on the eye diagram when using short cables, making it reasonable to permanently enable preemphasis on systems where cable lengths may vary or change. Figure 10 and Figure 11 are eye diagrams taken at 100Mbps over a 10m Cat-5e cable. Note that the eye varies only slightly as preemphasis is enabled or disabled. Figure 12 and Figure 13 show the driver eye diagrams over a long cable length. The MAX22500E was used as the driver and the eye diagrams were taken at the receiver input after a length of 100m Cat-5e cable. Figure 12 shows the signal at the receiver when the driver preemphasis is disabled. Figure 13 shows the receiver signal when preemphasis is enabled.



Figure 10. Eye Diagram, 100Mbps Over 10m Cat-5e Cable, Preemphasis Disabled



Figure 11. Eye Diagram, 100Mbps Over 10m Cat-5e Cable, Preemphasis Enabled



Figure 12. Eye Diagram, 50Mbps Over 100m Cat-5e Cable, Preemphasis Disabled



Figure 13. Eye Diagram, 50Mbps Over 100m Cat-5e Cable, Preemphasis Enabled

#### **Fail-Safe Functionality**

The MAX22500E/MAX22501E feature fail-safe receiver inputs, guaranteeing a logic-high on the receiver output (RO) when the receiver inputs are shorted or open for longer than 10µs (typ). When the differential receiver input voltage is greater than -50mV [( $V_A - V_B$ )  $\ge$  -50mV] for more than 10µs (typ), RO is logic-high. For example, in the case of a terminated bus with all transmitters disabled, the receiver's differential input voltage is pulled to 0V by the termination resistor, so ( $V_A - V_B = 0V$ ) > -50mV and RO is guaranteed to be a logic-high after 10µs (typ).

### **Driver Single-Ended Operation**

The A and B outputs on the MAX22500E/MAX22501E can be used in the standard differential operating mode or as single-ended outputs. Because the driver outputs swing rail-to-rail, they can also be used as individual standard TTL logic outputs.

#### **Hot-Swap Inputs**

Inserting circuit boards into a hot or powered backplane can cause voltage transients on DE,  $\overline{\text{RE}}$ , and receiver inputs A and B that can lead to data errors. For example, upon initial circuit board insertion, the processor undergoes a power-up sequence. During this period, the high impedance state of the output drivers makes them unable to drive the MAX22500E/MAX22501E enable inputs to a defined logic level. Meanwhile, leakage currents of up to 10 $\mu$ A from the high-impedance output or capacitively coupled noise from V<sub>CC</sub> or GND could cause an input to drift to an incorrect logic state. To prevent such a condition from occurring, the MAX22500E/MAX22501E features hot-swap input circuitry on DE and  $\overline{\text{RE}}$  to safeguard against unwanted driver activation during hot-swap situations. When V<sub>CC</sub> rises, an internal pulldown circuit holds DE low and  $\overline{\text{RE}}$  high for at least 10 $\mu$ s. After the initial power-up sequence, the internal pulldown/pullup circuitry becomes transparent, resetting the hot-swap tolerable inputs.

## MAX22500E/MAX22501E

# 100Mbps Half-Duplex RS-485/RS-422 Transceivers for Long Cables

### **Driver Output Protection**

Two mechanisms prevent excessive output current and power dissipation caused by faults or by bus contention. The first, a current limit on the output stage provides immediate protection against short circuits over the whole common-mode voltage range. The second, a thermal-shutdown circuit, forces the driver outputs into a high-impedance state if the die temperature exceeds +160°C (typ).

### **Low-Power Shutdown Mode**

The MAX22500E/MAX22501E feature a low-power shutdown mode to reduce supply current when the transceiver is not needed. Pull the  $\overline{RE}$  input high and the DE input low to put the device in low-power shutdown mode. If the inputs are in this state for at least 800ns, the parts are guaranteed to enter shutdown. The MAX22500E/MAX22501E draw  $5\mu$ A (max) of supply current when the device is in shutdown. The  $\overline{RE}$  and DE inputs can be driven simultaneously. The MAX22500E/MAX22501E are guaranteed not to enter shutdown if  $\overline{RE}$  is high and DE is low for less than 50ns.

## **Applications Information**

### **Layout Recommendations**

Ensure that the preemphasis set resistor (R<sub>PSET</sub>) is located close to the PSET and GND pins in order to minimize interference by other signals. Minimize the trace length to the PSET resistor. Additionally, place a ground plane under R<sub>PSET</sub> and surround it with ground connections/traces to minimize interference from the A and B switching signals. See Figure 14.



Figure 14. Sample PSET Resistor Placement

#### **Network Topology**

The MAX22500E/MAX22501E transceivers are designed for high-speed bidirectional RS-485/RS-422 data communications. Multidrop networks can cause impedance discontinuities which affect signal integrity. Maxim recommends using a point-to-point network topology (Figure 15), instead of a multidrop topology, when communicating with high data rates. Terminate the transmission line at both ends with the cable's characteristic impedance to reduce reflections.



Figure 15. Point-to-Point Half-Duplex Communication for High Speeds

# **Ordering Information**

| PART           | PREEMPHASIS | LOGIC SUPPLY | PIN-PACKAGE | PIN-PITCH (mm) | PACKAGE CODE |
|----------------|-------------|--------------|-------------|----------------|--------------|
| MAX22500EATB+  | Y           | Y            | TDFN10-EP*  | 0.5            | T1033+2      |
| MAX22500EATB+T | Y           | Y            | TDFN10-EP*  | 0.5            | T1033+2      |
| MAX22501EATA+  | N           | N            | TDFN8-EP*   | 0.65           | T833+2       |
| MAX22501EATA+T | N           | N            | TDFN8-EP*   | 0.65           | T833+2       |
| MAX22501EAUA+  | N           | N            | μMAX8       | 0.65           | U8+1         |
| MAX22501EAUA+T | N           | N            | μMAX8       | 0.65           | U8+1         |

<sup>+</sup> Denotes a lead (Pb)-free/RoHS-compliant package.

<sup>\*</sup> EP = Exposed Pad

## MAX22500E/MAX22501E

# 100Mbps Half-Duplex RS-485/RS-422 Transceivers for Long Cables

## **Revision History**

| REVISION NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                       |                      |
|-----------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 0               | 6/17          | Initial release                                                                                                                                                                   | _                    |
| 1               | 6/20          | Added MAX22501EAUA+ and MAX22501EAUA+T to the <i>Ordering Information</i> section; updated the <i>Benefits and Features</i> section and Table 2; added TOC14; fixed various typos | 1, 5–6,<br>14–16, 25 |
| 2               | 2/21          | Updated the General Description, Electrical Characteristics, Pin Configurations, and Pin Description sections                                                                     | 4, 6, 12–14          |
| 3               | 12/21         | Updated the Hot-Swap Inputs section and Simplified Block Diagram                                                                                                                  | 1, 19                |



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

MAX22500EATB+ MAX22500EATB+T